Silicon Carbide Power MOSFET C3M<sup>™</sup> MOSFET Technology N-Channel Enhancement Mode #### **Features** - 3<sup>rd</sup> Generation SiC MOSFET technology - Low inductance package with driver source pin - 7mm of creepage distance between drain and source - High blocking voltage with low on-resistance - High speed switching with low capacitances - Fast intrinsic diode with low reverse recovery (Q<sub>rr</sub>) - Halogen free, RoHS compliant Wolfspeed, Inc. is in the process of rebranding its products and related materials pursuant to the entity name change from Cree, Inc. to Wolfspeed, Inc. During this transition period, products received may be marked with either the Cree name and/or logo or the Wolfspeed name and/or logo. | Ordering Part Number | Package | Marking | | |----------------------|----------|-------------|--| | C3M0060065J | TO-263-7 | C3M0060065J | | ## **Applications** - EV charging - Server power supplies - Solar PV inverters - UPS - DC/DC converters #### **Benefits** - Higher system efficiency - Reduced cooling requirements - Increased power density - Increased system switching frequency - Easy to parallel and simple to drive - Enable new hard switching PFC topologies (Totem-Pole) #### **Key Parameters** | Parameter | Symbol | Min. | Тур. | Max | Unit | Conditions | Note | |--------------------------------------------|-----------------------------------|------|-------|----------------|------|---------------------------------------------------------------------------|---------| | Drain - Source Voltage | V <sub>DS</sub> | | | 650 | | T <sub>c</sub> = 25°C | | | Maximum Gate - Source Voltage | V <sub>GS(max)</sub> | -8 | | +19 | v | Transient | | | Operational Gate-Source Voltage | V <sub>GS op</sub> | | -4/15 | | | Static | Note 1 | | DC Continuous Drain Current | I <sub>D</sub> | | | 36 | | $V_{GS} = 15 \text{ V}, T_{C} = 25 \text{ °C}, T_{J} \le 175 \text{ °C}$ | Fig. 19 | | | | | | 26 | A | $V_{GS} = 15 \text{ V}, T_{C} = 100 \text{ °C}, T_{J} \le 175 \text{ °C}$ | Note 2 | | Pulsed Drain Current | I <sub>DM</sub> | | | 99 | | $t_{pmax}$ limited by $T_{jmax}$<br>$V_{GS} = 15V, T_{C} = 25 ^{\circ}C$ | Fig. 22 | | Power Dissipation | P <sub>D</sub> | | | 136 | w | $T_{c} = 25^{\circ}C, T_{J} = 175^{\circ}C$ | Fig. 20 | | Operating Junction and Storage Temperature | T <sub>J</sub> , T <sub>stg</sub> | | | -40 to<br>+175 | °C | | | | Solder Temperature | T <sub>L</sub> | | | 260 | | According to JEDEC J-STD-020 | | Note (1): Recommended turn-on gate voltage is 15V with ±5% regulation tolerance, see Application Note PRD-04814 for additional details Note (2): Verified by design # **Electrical Characteristics** ( $T_c = 25^{\circ}C$ unless otherwise specified) | Parameter | Symbol | Min. | Тур. | Max. | Unit | Test Conditions | Note | | |-----------------------------------------------|---------------------|------|------|------|--------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|-------------|--| | Drain-Source Breakdown Voltage | $V_{(BR)DSS}$ | 650 | _ | _ | | $V_{GS} = 0 \text{ V}, I_{D} = 100 \mu\text{A}$ | | | | | ., | 1.8 | 2.3 | 3.6 | V | $V_{DS} = V_{GS, I_D} = 5 \text{ mA}$ | F:- 11 | | | Gate Threshold Voltage | $V_{GS(th)}$ | _ | 1.9 | _ | | V <sub>DS</sub> = V <sub>GS,</sub> I <sub>D</sub> = 5 mA, T <sub>J</sub> = 175°C | Fig. 11 | | | Zero Gate Voltage Drain Current | I <sub>DSS</sub> | _ | 1 | 50 | μΑ | $V_{DS} = 650 \text{ V}, V_{GS} = 0 \text{ V}$ | | | | Gate-Source Leakage Current | I <sub>GSS</sub> | _ | 10 | 250 | nA | $V_{GS} = 15 \text{ V}, V_{DS} = 0 \text{ V}$ | | | | Drain-Source On-State Resistance | <b>D</b> | 42 | 60 | 79 | mΩ | $V_{GS} = 15 \text{ V}, I_D = 13.2 \text{ A}$ | Fig. | | | Drain-Source Oil-State Resistance | R <sub>DS(on)</sub> | _ | 80 | _ | 11122 | $V_{GS} = 15 \text{ V}, I_D = 13.2 \text{ A}, T_J = 175^{\circ}\text{C}$ | 4, 5, 6 | | | Transconductance | _ | | 10 | | S | $V_{DS} = 20 \text{ V}, I_{DS} = 13.2 \text{ A}$ | F: ~ 7 | | | Transconductance | <b>g</b> fs | _ | 9 | _ | 3 | $V_{DS} = 20 \text{ V}, I_{DS} = 13.2 \text{ A}, T_{J} = 175^{\circ}\text{C}$ | Fig. 7 | | | Input Capacitance | C <sub>iss</sub> | _ | 1020 | _ | | $V_{GS} = 0 \text{ V}, V_{DS} = 600 \text{ V}$ | Fig. 17, 18 | | | Output Capacitance | C <sub>oss</sub> | _ | 80 | _ | | f = 1 Mhz | | | | Reverse Transfer Capacitance | C <sub>rss</sub> | _ | 9 | _ | pF | V <sub>AC</sub> = 25 mV | | | | Effective Output Capacitance (Energy Related) | C <sub>o(er)</sub> | _ | 95 | _ | | V - 0 V V - 0 V + 400 V | Nata 2 | | | Effective Output Capacitance (Time Related) | C <sub>o(tr)</sub> | _ | 132 | _ | | $V_{GS} = 0 \text{ V}, V_{DS} = 0 \text{ V to } 400 \text{ V}$ | Note 3 | | | C <sub>oss</sub> Stored Energy | E <sub>oss</sub> | _ | 15 | _ | | V <sub>DS</sub> = 600 V, f = 1 Mhz | Fig. 16 | | | Turn-On Switching Energy (Body Diode) | Eon | _ | 41 | _ | $\mu J$ $V_{DS} = 400 \text{ V}, V_{GS} = -4 \text{ V}/15 \text{ V}, I_D = 13.2 \text{ A}$ | | | | | Turn Off Switching Energy (Body Diode) | E <sub>off</sub> | _ | 5 | _ | | $R_{G(ext)} = 2.5 \Omega$ , L= 135 μH, $T_J = 175$ °C<br>FWD = Internal Body Diode of MOSFET | Fig. 25 | | | Turn-On Delay Time | t <sub>d(on)</sub> | _ | 9 | _ | | $V_{DD} = 400 \text{ V}, V_{GS} = -4 \text{ V}/15 \text{ V}$ | Fig. 26 | | | Rise Time | t <sub>r</sub> | _ | 8 | _ | | $I_D = 13.2 \text{ A}, R_{G(ext)} = 2.5 \Omega,$ | | | | Turn-Off Delay Time | $t_{\text{d(off)}}$ | _ | 17 | _ | ns | L= 135 μH Timing relative to V <sub>DS</sub> | | | | Fall Time | t <sub>f</sub> | _ | 6 | _ | | Inductive load | | | | Internal Gate Resistance | R <sub>G(int)</sub> | _ | 3 | _ | Ω | $f = 1 \text{ MHz}, V_{AC} = 25 \text{ mV}$ | | | | Gate to Source Charge | Q <sub>gs</sub> | _ | _ | | | V = 400 V V = 4 V/45 V | | | | Gate to Drain Charge | $Q_{\mathrm{gd}}$ | _ | 14 | _ | nC | $V_{DS} = 400 \text{ V}, V_{GS} = -4 \text{ V}/15 \text{ V}$<br>$I_D = 13.2 \text{ A}$ | Fig. 12 | | | Total Gate Charge | Qg | _ | 46 | _ | | Per IEC60747-8-4 pg 21 | | | #### Note $<sup>^3</sup>$ C<sub>o(er)</sub>, a lumped capacitance that gives same stored energy as C<sub>oss</sub> while V<sub>DS</sub> is rising from 0 to 400V C<sub>o(tr)</sub>, a lumped capacitance that gives same charging time as C<sub>oss</sub> while V<sub>DS</sub> is rising from 0 to 400V # **Reverse Diode Characteristics** ( $T_c = 25$ °C unless otherwise specified) | Parameter | Symbol | Тур. | Max. | Unit | <b>Test Conditions</b> | Notes | |----------------------------------|-----------------------|------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------|------------------| | Dia da Famuard Valtara | V | 5.1 | _ | V | $V_{GS} = -4 \text{ V}, I_{SD} = 6.6 \text{ A}, T_{J} = 25^{\circ}\text{C}$ | Fig.<br>8, 9, 10 | | Diode Forward Voltage | $V_{SD}$ | 4.8 | _ | | $V_{GS} = -4 \text{ V}, I_{SD} = 6.6 \text{ A}, T_{J} = 175 ^{\circ}\text{C}$ | | | Continuous Diode Forward Current | Is | _ | 21 | | V <sub>GS</sub> = -4 V, T <sub>C</sub> = 25°C | | | Diode pulse Current | I <sub>S, pulse</sub> | _ | 99 | А | $V_{GS} = -4 \text{ V}$ , pulse width $t_P$ limited by $T_{jmax}$ | | | Reverse Recovery Time | t <sub>rr</sub> | 8 | _ | ns | | | | Reverse Recovery Charge | Qrr | 75 | _ | nC | $V_{GS} = -4 \text{ V}, I_{SD} = 13.2 \text{ A}, V_{R} = 400 \text{ V}$<br>$di_{c}/dt = 3600 \text{ A}/\mu\text{s}, T_{J} = 175^{\circ}\text{C}$ | | | Peak Reverse Recovery Current | I <sub>RRM</sub> | 15 | _ | Α | γμ., ζ | | | Reverse Recovery Time | t <sub>rr</sub> | 10 | _ | ns | | | | Reverse Recovery Charge | Qrr | 62 | _ | nC | $V_{GS} = -4 \text{ V}, I_{SD} = 13.2 \text{ A}, V_{R} = 400 \text{ V}$<br>$di_{c}/dt = 2300 \text{ A}/\mu\text{s}, T_{J} = 175^{\circ}\text{C}$ | | | Peak Reverse Recovery Current | I <sub>RRM</sub> | 10 | _ | Α | , p. 1. 1.1. , p. 1.5 | | #### **Thermal Characteristics** | Parameter | Symbol | Тур. | Unit | Note | |---------------------------------------------|------------------|------|-------|---------| | Thermal Resistance from Junction to Case | R <sub>θJC</sub> | 1.1 | 96.04 | F:- 21 | | Thermal Resistance From Junction to Ambient | $R_{\theta JA}$ | 40 | °C/W | Fig. 21 | # 4 **Figure 1.** Output Characteristics $T_1 = -40^{\circ}C$ **Figure 2.** Output Characteristics $T_1 = 25^{\circ}C$ Figure 3. Output Characteristics T<sub>J</sub> = 175°C Figure 4. Normalized On-Resistance vs. Temperature **Figure 5.** On-Resistance vs. Drain Current For Various Temperatures **Figure 6.** On-Resistance vs. Temperature For Various Gate Voltage **Figure 7.** Transfer Characteristic for Various Junction Temperatures Figure 9. Body Diode Characteristic at 25°C Figure 11. Threshold Voltage vs. Temperature Figure 8. Body Diode Characteristic at -40°C Figure 10. Body Diode Characteristic at 175°C Figure 12. Gate Charge Characteristics Figure 13. 3rd Quadrant Characteristic at -40°C Figure 15. 3rd Quadrant Characteristic at 175°C **Figure 17.** Capacitances vs. Drain-Source Voltage (0 - 200 V) Figure 14. 3rd Quadrant Characteristic at 25°C Figure 16. Output Capacitor Stored Energy **Figure 18.** Capacitances vs. Drain-Source Voltage (0 - 650 V) **Figure 19.** Continuous Drain Current Derating vs. Case Temperature **Figure 21.** Transient Thermal Impedance (Junction - Case) Figure 23. Clamped Inductive Switching Energy vs. Drain Current ( $V_{DD} = 400 \text{ V}$ ) **Figure 20.** Maximum Power Dissipation Derating vs. Case Temperature Figure 22. Safe Operating Area Figure 24. Clamped Inductive Switching Energy vs. R<sub>G(ext)</sub> **Figure 25.** Clamped Inductive Switching Energy vs. Temperature Figure 26. Switching Times vs. R<sub>G(ext)</sub> # **Test Circuit Schematic** Figure 27. Clamped Inductive Switching Waveform Test Circuit ### Package Dimensions - TO-247-7L D2PAK ### **Recommended Solder Pad Layout** # **Revision History** | Current Revision | Date of Release | Description of Changes | |------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------| | 3 | July-2020 | N/A | | 4 | December-2023 | Updated Wolfspeed branding, package drawing, package image, solder pad layout, added Rev history, Table 1 layout revised | #### **Related Links** - SPICE Models - SiC MOSFET Isolated Gate Driver reference design - SiC MOSFET Evaluation Board #### Notes & Disclaimer This document and the information contained herein are subject to change without notice. Any such change shall be evidenced by the publication of an updated version of this document by Wolfspeed. No communication from any employee or agent of Wolfspeed or any third party shall effect an amendment or modification of this document. No responsibility is assumed by Wolfspeed for any infringement of patents or other rights of third parties which may result from use of the information contained herein. No license is granted by implication or otherwise under any patent or patent rights of Wolfspeed. Notwithstanding any application-specific information, guidance, assistance, or support that Wolfspeed may provide, the buyer of this product is solely responsible for determining the suitability of this product for the buyer's purposes, including without limitation for use in the applications identified in the next bullet point, and for the compliance of the buyers' products, including those that incorporate this product, with all applicable legal, regulatory, and safety-related requirements. This product has not been designed or tested for use in, and is not intended for use in, applications in which failure of the product would reasonably be expected to cause death, personal injury, or property damage, including but not limited to equipment implanted into the human body, life-support machines, cardiac defibrillators, and similar emergency medical equipment, aircraft navigation, communication, and control systems, aircraft power and propulsion systems, air traffic control systems, and equipment used in the planning, construction, maintenance, or operation of nuclear facilities. The Silicon Carbide MOSFET module switches at speeds beyond what is customarily associated with IGBT-based modules. Therefore, special precautions are required to realize optimal performance. The interconnection between the gate driver and module housing needs to be as short as possible. This will afford optimal switching time and avoid the potential for device oscillation. Also, great care is required to insure minimum inductance between the module and DC link capacitors to avoid excessive VDS overshoot. #### **RoHS Compliance** The levels of RoHS restricted materials in this product are below the maximum concentration values (also referred to as the threshold limits) permitted for such substances, or are used in an exempted application, in accordance with EU Directive 2011/65/EC (RoHS2), as implemented January 2, 2013. RoHS Declarations for this product can be obtained from your Wolfspeed representative or from the Product Documentation sections of www.wolfspeed.com. #### **REACh Compliance** REACh substances of high concern (SVHCs) information is available for this product. Since the European Chemical Agency (ECHA) has published notice of their intent to frequently revise the SVHC listing for the foreseeable future, please contact your Wolfspeed representative to ensure you get the most up-to-date REACh SVHC Declaration. REACh banned substance information (REACh Article 67) is also available upon request. #### **Contact info:** 4600 Silicon Drive Durham, NC 27703 USA Tel: +1.919.313.5300 www.wolfspeed.com/power