

Silicon Carbide Power MOSFET

C3M™ MOSFET Technology

N-Channel Enhancement Mode

### **Features**

- · 3rd generation SiC MOSFET technology
- Optimized package with separate driver source pin
- High blocking voltage with low on-resistance
- · High-speed switching with low capacitances
- Fast intrinsic diode with low reverse recovery (Q<sub>rr</sub>)
- · Halogen free, RoHS compliant

### **Benefits**

- · Reduce switching losses and minimize gate ringing
- Higher system efficiency
- · Reduce cooling requirements
- Increase power density
- Increase system switching frequency

## **Applications**

- Datacenter Power Supplies
- Telecom Power Supplies
- Energy Storage Systems
- Solar (PV) inverters
- High Voltage DC/DC converters

### **Package**

#### **Drain Tab**







12345678



| Orderable<br>Part Number | Package | Marking     |  |  |
|--------------------------|---------|-------------|--|--|
| C3M0120065L-TR           | TOLL    | C3M0120065L |  |  |

## **Maximum Ratings** (T<sub>c</sub> = 25 °C unless otherwise specified)

| Symbol                            | Parameter                                                                     | Value                  | Unit   | Note    |                    |
|-----------------------------------|-------------------------------------------------------------------------------|------------------------|--------|---------|--------------------|
| $V_{DSmax}$                       | Drain - Source Voltage                                                        |                        | 650    | ٧       |                    |
| $V_{GSmax}$                       | Gate - Source Voltage                                                         |                        | -8/+19 | ٧       | Note: 1            |
|                                   |                                                                               | T <sub>C</sub> = 25°C  | 21     |         | Fig. 19<br>Note: 2 |
| I <sub>D</sub>                    | Continuous Drain Current, V <sub>GS</sub> = 15 V                              | T <sub>C</sub> = 100°C | 14     | A       |                    |
| I <sub>D(pulse)</sub>             | Pulsed Drain Current, Pulse width t <sub>P</sub> limited by T <sub>jmax</sub> | 51                     | А      | Fig. 22 |                    |
| P <sub>D</sub>                    | Power Dissipation, $T_c = 25^{\circ}C$ , $T_J = 175^{\circ}C$                 |                        |        | W       | Fig. 20<br>Note: 2 |
| T <sub>J</sub>                    | Junction Temperature                                                          |                        |        | °C      |                    |
| T <sub>C</sub> , T <sub>stg</sub> | Case Temperature and Storage Temperature                                      | -40 to +150            | °C     |         |                    |
| $T_{L}$                           | Solder Temperature, 1.6mm (0.063") from case for 10s                          | 260                    | °C     |         |                    |

Note (1): Recommended turn off / turn on gate voltage  $V_{\rm GS}\,$  - 4V...0V / +15V

Note (2): Verified by design

# **Electrical Characteristics** $(T_c = 25^{\circ}C \text{ unless otherwise specified})$

| Symbol               | Parameter                                     | Min. | Тур. | Max. | Unit                                                                         | Test Conditions                                                                                                 | Note           |
|----------------------|-----------------------------------------------|------|------|------|------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|----------------|
| V <sub>(BR)DSS</sub> | Drain-Source Breakdown Voltage                | 650  |      |      | V                                                                            | V <sub>GS</sub> = 0 V, I <sub>D</sub> = 100 μA                                                                  |                |
| $V_{GS(th)}$         | Gate Threshold Voltage                        | 1.8  | 2.3  | 3.6  | V                                                                            | V <sub>DS</sub> = V <sub>GS</sub> , I <sub>D</sub> = 1.86 mA                                                    | Fig. 11        |
| V GS(th)             | th) Gate Threshold Voltage                    |      | 1.9  |      | V                                                                            | V <sub>DS</sub> = V <sub>GS</sub> , I <sub>D</sub> = 1.86 mA, T <sub>J</sub> = 175°C                            |                |
| I <sub>DSS</sub>     | Zero Gate Voltage Drain Current               |      | 1    | 50   | μA                                                                           | $V_{DS} = 650 \text{ V}, V_{GS} = 0 \text{ V}$                                                                  |                |
| I <sub>GSS</sub>     | Gate-Source Leakage Current                   |      | 10   | 250  | nA                                                                           | V <sub>GS</sub> = 15 V, V <sub>DS</sub> = 0 V                                                                   |                |
| R <sub>DS(on)</sub>  | Drain-Source On-State Resistance              |      | 120  | 157  | mΩ                                                                           | V <sub>GS</sub> = 15 V, I <sub>D</sub> = 6.76 A                                                                 | Fig. 4,        |
| NDS(on)              | Drain-Source off-State Resistance             |      | 168  |      |                                                                              | V <sub>GS</sub> = 15 V, I <sub>D</sub> = 6.76 A, T <sub>J</sub> = 175°C                                         | 5, 6           |
|                      | Transconductance                              |      | 5    |      | S                                                                            | V <sub>DS</sub> = 20 V, I <sub>DS</sub> = 6.76 A                                                                | Fig. 7         |
| g <sub>fs</sub>      | Transconductance                              |      | 5    |      | 3                                                                            | V <sub>DS</sub> = 20 V, I <sub>DS</sub> = 6.76 A, T <sub>J</sub> = 175°C                                        |                |
| C <sub>iss</sub>     | Input Capacitance                             |      | 640  |      |                                                                              | V <sub>GS</sub> = 0 V, V <sub>DS</sub> = 400 V                                                                  | Fig. 17,<br>18 |
| $C_{oss}$            | Output Capacitance                            |      | 45   |      | pF                                                                           | F = 1 Mhz                                                                                                       |                |
| C <sub>rss</sub>     | Reverse Transfer Capacitance                  |      | 2.3  |      |                                                                              | Vac = 25 mV                                                                                                     |                |
| E <sub>oss</sub>     | C <sub>oss</sub> Stored Energy                |      | 9    |      | μJ                                                                           | V <sub>DS</sub> = 600 V, F = 1 Mhz                                                                              | Fig. 16        |
| $C_{o(er)}$          | Effective Output Capacitance (Energy Related) |      | 57   |      | pF                                                                           | V -0VV -0 400V                                                                                                  | Note: 3        |
| $C_{o(tr)}$          | Effective Output Capacitance (Time Related)   |      | 79   |      | pF                                                                           | V <sub>GS</sub> = 0 V, V <sub>DS</sub> = 0 400V                                                                 |                |
| Eon                  | Turn-On Switching Energy (Body Diode FWD)     |      | 27   |      |                                                                              | $V_{DS} = 400 \text{ V}, V_{GS} = -4 \text{ V}/15 \text{ V}, I_{D} = 6.76 \text{A},$                            | Fig. 23        |
| E <sub>OFF</sub>     | Turn-Off Switching Energy (Body Diode FWD)    |      | 7    |      | μJ                                                                           | $R_{G(ext)}$ = 10 Ω, L= 237 μH, $T_J$ = 25°C<br>FWD = Internal Body Diode                                       |                |
| t <sub>d(on)</sub>   | Turn-On Delay Time                            |      | 5    |      |                                                                              |                                                                                                                 | Fig. 26        |
| t <sub>r</sub>       | Rise Time                                     |      | 10   |      |                                                                              | $V_{DD} = 400 \text{ V}, V_{GS} = -4 \text{ V}/15 \text{ V}$<br>$I_D = 6.76 \text{ A}, R_{G(ext)} = 10 \Omega,$ |                |
| t <sub>d(off)</sub>  | Turn-Off Delay Time                           |      | 18   |      | ns                                                                           | Timing relative to V <sub>DS</sub>                                                                              |                |
| t <sub>f</sub>       | Fall Time                                     |      | 9    |      |                                                                              | inductive road                                                                                                  |                |
| R <sub>G(int)</sub>  | Internal Gate Resistance                      |      | 6    |      | Ω                                                                            | f = 1 MHz, V <sub>AC</sub> = 25 mV                                                                              |                |
| $Q_{gs}$             | Gate to Source Charge                         |      | 8    |      | $V_{DS} = 400 \text{ V}, V_{GS} = -4 \text{ V}/15 \text{ V}$<br>NC = 6.76  A |                                                                                                                 |                |
| $Q_{gd}$             | Gate to Drain Charge                          |      | 7    |      |                                                                              |                                                                                                                 | Fig. 12        |
| Qg                   | Total Gate Charge                             |      | 26   |      |                                                                              | Per IEC60747-8-4 pg 21                                                                                          |                |

Note (3): Co(en), a lumped capacitance that gives same stored energy as Coss while Vds is rising from 0 to 400V Co(tr), a lumped capacitance that gives same charging time as Coss while Vds is rising from 0 to 400V

# **Reverse Diode Characteristics** ( $T_c = 25^{\circ}C$ unless otherwise specified)

| Symbol                | Parameter                        | Тур. | Max. | Unit | Test Conditions                                                                                                        | Note    |
|-----------------------|----------------------------------|------|------|------|------------------------------------------------------------------------------------------------------------------------|---------|
| V                     | Diode Forward Voltage            | 4.5  |      | ٧    | $V_{GS} = -4 \text{ V, I}_{SD} = 3.4 \text{ A, T}_{J} = 25 ^{\circ}\text{C}$                                           | Fig. 8, |
| V <sub>SD</sub>       |                                  | 4.0  |      | ٧    | V <sub>GS</sub> = -4 V, I <sub>SD</sub> = 3.4 A, T <sub>J</sub> = 175 °C                                               | 9,10    |
| Is                    | Continuous Diode Forward Current |      | 14   | Α    | V <sub>GS</sub> = -4 V, T <sub>C</sub> = 25°C                                                                          |         |
| I <sub>S, pulse</sub> | Diode pulse Current              |      | 51   | Α    | $V_{GS}$ = -4 V, pulse width $t_P$ limited by $T_{jmax}$                                                               |         |
| t <sub>rr</sub>       | Reverse Recover time             | 7    |      | ns   | V <sub>SS</sub> = -4 V, I <sub>SD</sub> = 6.76 A, V <sub>R</sub> = 400 V<br>dif/dt = 7880 A/μs, T <sub>J</sub> = 25 °C |         |
| Q <sub>rr</sub>       | Reverse Recovery Charge          | 93   |      | nC   |                                                                                                                        |         |
| I <sub>rrm</sub>      | Peak Reverse Recovery Current    | 23   |      | Α    |                                                                                                                        |         |
| t <sub>rr</sub>       | Reverse Recover time             | 8    |      | ns   |                                                                                                                        |         |
| Q <sub>rr</sub>       | Reverse Recovery Charge          | 45   |      | nC   | V <sub>es</sub> = -4 V, I <sub>sp</sub> = 6.76 A, V <sub>R</sub> = 400 V<br>dif/dt = 2320 A/μs, Τ <sub>ν</sub> = 25 °C |         |
| I <sub>rrm</sub>      | Peak Reverse Recovery Current    | 9    |      | Α    | a., a. 2020 / 4, po, .,                                                                                                |         |

### **Thermal Characteristics**

| Symbol         | Parameter                                | Тур. | Unit | Test Conditions | Note    |
|----------------|------------------------------------------|------|------|-----------------|---------|
| $R_{	heta JC}$ | Thermal Resistance from Junction to Case | 1.38 | °C/W |                 | Fig. 21 |

# 4





Figure 1. Output Characteristics  $T_J$  = -40 °C

Figure 2. Output Characteristics T<sub>J</sub> = 25 °C





Figure 3. Output Characteristics T<sub>J</sub> = 175 °C

Figure 4. Normalized On-Resistance vs. Temperature





Figure 5. On-Resistance vs. Drain Current For Various Temperatures

Figure 6. On-Resistance vs. Temperature For Various Gate Voltage







Figure 8. Body Diode Characteristic at -40 °C



Figure 9. Body Diode Characteristic at 25 °C



Figure 10. Body Diode Characteristic at 175 °C



Figure 11. Threshold Voltage vs. Temperature



Figure 12. Gate Charge Characteristics

# 6

0

### **Typical Performance**



V<sub>cs</sub> = 5 V -10
-15
-20
-25
-25
-30
-30
-35
-40

-6

-8

Figure 13. 3rd Quadrant Characteristic at -40 °C







Figure 15. 3rd Quadrant Characteristic at 175 °C

Figure 16. Output Capacitor Stored Energy





Figure 17. Capacitances vs. Drain-Source Voltage (0 - 200V)

Figure 18. Capacitances vs. Drain-Source Voltage (0 - 650V)







Figure 20. Maximum Power Dissipation Derating vs. Case Temperature



Figure 21. Transient Thermal Impedance (Junction - Case)



Figure 22. Safe Operating Area



Figure 23. Clamped Inductive Switching Energy vs. Drain Current (V<sub>DD</sub> = 400V)



Figure 24. Clamped Inductive Switching Energy vs.  $R_{G(ext)}$ 



Figure 25. Clamped Inductive Switching Energy vs.
Temperature



Figure 27. Switching Times Definition



Figure 26. Switching Times vs.  $R_{G(ext)}$ 

### **Test Circuit Schematic**



Figure 28. Clamped Inductive Switching Waveform Test Circuit

### **Package Dimensions**



## **Recommended Solder Pad Layout**

(Note: All Dimensions are listed in Millimeters)



# Revision history

| Document Version | Date of release | Description of changes                                                                        |
|------------------|-----------------|-----------------------------------------------------------------------------------------------|
| 1.0              | September-2022  | Initial datasheet                                                                             |
| 2.0              | November-2022   | Correction in the placement of "E1" package dimension Orderable part number information added |

### Notes & Disclaimer

This document and the information contained herein are subject to change without notice. Any such change shall be evidenced by the publication of an updated version of this document by Wolfspeed. No communication from any employee or agent of Wolfspeed or any third party shall effect an amendment or modification of this document. No responsibility is assumed by Wolfspeed for any infringement of patents or other rights of third parties which may result from use of the information contained herein. No license is granted by implication or otherwise under any patent or patent rights of Wolfspeed.

Notwithstanding any application-specific information, guidance, assistance, or support that Wolfspeed may provide, the buyer of this product is solely responsible for determining the suitability of this product for the buyer's purposes, including without limitation for use in the applications identified in the next bullet point, and for the compliance of the buyers' products, including those that incorporate this product, with all applicable legal, regulatory, and safety-related requirements.

This product has not been designed or tested for use in, and is not intended for use in, applications in which failure of the product would reasonably be expected to cause death, personal injury, or property damage, including but not limited to equipment implanted into the human body, life-support machines, cardiac defibrillators, and similar emergency medical equipment, aircraft navigation, communication, and control systems, aircraft power and propulsion systems, air traffic control systems, and equipment used in the planning, construction, maintenance, or operation of nuclear facilities.

### **RoHS Compliance**

The levels of RoHS restricted materials in this product are below the maximum concentration values (also referred to as the threshold limits) permitted for such substances, or are used in an exempted application, in accordance with EU Directive 2011/65/EC (RoHS2), as implemented January 2, 2013. RoHS Declarations for this product can be obtained from your Wolfspeed representative or from the Product Documentation sections of www.wolfspeed. com.

### **REACh Compliance**

REACh substances of high concern (SVHCs) information is available for this product. Since the European Chemical Agency (ECHA) has published notice of their intent to frequently revise the SVHC listing for the foreseeable future, please contact your Wolfspeed representative to ensure you get the most up-to-date REACh SVHC Declaration. REACh banned substance information (REACh Article 67) is also available upon request.

#### **Contact info:**

4600 Silicon Drive Durham, NC 27703 USA Tel: +1.919.313.5300 www.wolfspeed.com/power

© 2022 Wolfspeed, Inc. All rights reserved. Wolfspeed® and the Wolfstreak logo are registered trademarks and the Wolfspeed logo is a trademark of Wolfspeed, Inc. PATENT: https://www.wolfspeed.com/legal/patents

The information in this document is subject to change without notice.